Abstract:For the large data amount and computing complexity of the high-speed image processing system with the DSP+FPGA structure, an interconnect between DSP and FPGA processors is put forword based on SRIO protocol, and MPMC is used to implement shared storage of the internal processors. By programming on both DSP and FPGA processors, transactions in the direct I/O module are finally achieved inSRIO protocol. The interface can transfer data at the speed up to 3.125Gbps. Experimental results show the method can provide stable and reliable data transmissons between processors, realizing flexible and efficient data exchange within system.